Find Jobs
Hire Freelancers

Verilog Alarm Clock

$10-30 USD

已关闭
已发布大约 3 年前

$10-30 USD

货到付款
Design the control logic for an alarm clock (for simulation purposes 20ns simulation = 1 minute real time –this can be adjusted somewhat for simulation purposes). a) Use multiple input signals (alarm set input, the snooze, and the alarm time). b) The design will contain one output (Alarm_On). A logic high at the output represents the alarm being “on”. c) An input will be used to set the alarm off. d) When the simulation starts, a counting mechanism will start counting (representing/roughly simulating a clock). e) If the alarm set input signal is high, then the alarm should turn on when the count equals the preset alarm value. If at any point during the simulation the alarm set input is switched off, the alarm should turn off by the next complete clock cycle. f) If the snooze button is activated (assume that snooze is a pulse that is at least one full clock cycle in duration) the alarm should turn off and then turn back on after 5 minutes. g) Repeat snooze button simulations (pulses) should cause the same behavior in the circuit. h) If at any time the alarm set input signal goes low, the Alarm_On output should go low by the end of the next complete clock cycle. i) Clearly describe any additional rules or assumptions. Write a Verilog code that implements the above alarm clock. Use one-hot encoding for state encoding. Verify the functionality and behavior of the circuit. Use Quartus II toolset. Submit a report containing the following: 1. A state diagram showing the implementation of your design (overview of your design, a detailed description of your approach and design process). Clearly show all the states and the conditions on which transitions occur. 2. Code (Verilog). 3. Annotated (properly labeled) waveforms that demonstrate all the required behavior. 4. RTL schematic of the design after compilation. 5. Roughly, draw the implied hardware of your code. Provide a brief comparison between the tool's RTL schematic and the implied hardware you drew. 6. Extract the highest clock frequency of your design from the compilation report. Write a Verilog code that implements the above alarm clock. Use one-hot encoding for state encoding. Verify the functionality and behavior of the circuit. Use Quartus II toolset. Submit a report containing the following: 1. A state diagram showing the implementation of your design (overview of your design, a detailed description of your approach and design process). Clearly show all the states and the conditions on which transitions occur. 2. Code (Verilog). 3. Annotated (properly labeled) waveforms that demonstrate all the required behavior. 4. RTL schematic of the design after compilation. 5. Roughly, draw the implied hardware of your code. Provide a brief comparison between the tool's RTL schematic and the implied hardware you drew. 6. Extract the highest clock frequency of your design from the compilation report.
项目 ID: 29877965

关于此项目

7提案
远程项目
活跃3 年前

想赚点钱吗?

在Freelancer上竞价的好处

设定您的预算和时间范围
为您的工作获得报酬
简要概述您的提案
免费注册和竞标工作
7威客以平均价$70 USD来参与此工作竞价
用户头像
Hello, I am digital design engineer with +5 years of experience in Verilog RTL coding. I have read your requirements and I know how to properly design the state machine of Alarm clock. So, I am the best to help you. May we discuss? Regards.
$90 USD 在2天之内
5.0 (105条评论)
7.1
7.1
用户头像
Hi, looking for verilog expert. i am an embedded developer. I have 5 years experience in verilog/vhdl. just msg me so we can start working. Thanks
$100 USD 在7天之内
5.0 (4条评论)
2.9
2.9
用户头像
Hi, I am Mtech graduate from IIT Roorkee and working on Hardware Description Languages Verilog and VHDL for the past 3 years. I have done many Digital system design projects using RTL design and FSM and had a working experience on FPGA boards. This is going to be my 28th project in freelancer and i promise to deliver the best as per your need in short time. You can refer to my portfolio item "sequence detection 101" designed using FSM and "Verilog code and VHDL code" written at https://www.freelancer.com/u/vinendra77 Thank you
$78 USD 在3天之内
5.0 (9条评论)
2.9
2.9
用户头像
hi , i haved worked verilog about 3 monthes and i think i can help you in , for test my skill and discuss about your project massage me , i will do it in avg 3 days and programming in modelsim
$31 USD 在3天之内
0.0 (0条评论)
0.0
0.0
用户头像
Hi, Your project is interesting and good. I am an RTL Design Engineer with 1+ year experience. I can help you on this project. Feel free to ping me for more details.
$40 USD 在7天之内
0.0 (0条评论)
0.0
0.0
用户头像
Hi, I have 10+ exp in Verilog & VHDL coding. I have clearly understood your requirement details & ensure that I can complete it on time. Please give me a chance to earn your trust. Looking forward to work with you! Thanks
$35 USD 在4天之内
0.0 (0条评论)
0.0
0.0

关于客户

UNITED STATES的国旗
Stamford, United States
0.0
0
付款方式已验证
会员自3月 29, 2021起

客户认证

这个客户的其他工作

soda vending machine
$10-30 USD
谢谢!我们已通过电子邮件向您发送了索取免费积分的链接。
发送电子邮件时出现问题。请再试一次。
已注册用户 发布工作总数
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
加载预览
授予地理位置权限。
您的登录会话已过期而且您已经登出,请再次登录。